OXIESEC PANEL
- Current Dir:
/
/
usr
/
src
/
linux-headers-4.15.0-197
/
arch
/
ia64
/
include
/
asm
Server IP: 139.59.38.164
Upload:
Create Dir:
Name
Size
Modified
Perms
📁
..
-
11/17/2022 06:42:15 AM
rwxr-xr-x
📄
Kbuild
224 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
acenv.h
1.27 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
acpi-ext.h
590 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
acpi.h
4.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
agp.h
857 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
asm-offsets.h
35 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
asm-prototypes.h
890 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
asmmacro.h
3.29 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
atomic.h
9.47 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
barrier.h
2.36 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
bitops.h
10.84 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
bug.h
404 bytes
11/01/2022 04:52:05 PM
rw-r--r--
📄
bugs.h
436 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cache.h
771 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cacheflush.h
1.71 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
checksum.h
2.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
clocksource.h
276 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cpu.h
456 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cputime.h
855 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
current.h
418 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cyclone.h
442 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
delay.h
1.7 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
device.h
323 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
div64.h
31 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
dma-mapping.h
1.17 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
dma.h
466 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
dmi.h
343 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
early_ioremap.h
428 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
elf.h
9.83 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
emergency-restart.h
149 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
esi.h
887 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
exception.h
1.13 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
export.h
115 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
extable.h
330 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
fb.h
569 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
fpswa.h
1.88 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
ftrace.h
748 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
futex.h
2.56 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
gcc_intrin.h
368 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
hardirq.h
564 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
hpsim.h
364 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
hugetlb.h
1.67 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
hw_irq.h
6.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
idle.h
200 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
intrinsics.h
306 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
io.h
11.77 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
iommu.h
555 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
iommu_table.h
175 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
iosapic.h
3.16 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
irq.h
1.02 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
irq_regs.h
34 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
irq_remapping.h
142 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
irqflags.h
2.11 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kdebug.h
1.64 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kexec.h
1.57 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kmap_types.h
260 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
kprobes.h
3.82 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kregs.h
6.73 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
libata-portmap.h
225 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
linkage.h
398 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
local.h
31 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
local64.h
33 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec.h
12.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_dig.h
449 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_dig_vtd.h
558 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_hpsim.h
544 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_hpzx1.h
544 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_hpzx1_swiotlb.h
632 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_init.h
1.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_sn2.h
4.71 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_uv.h
684 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
mca.h
5.91 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
mca_asm.h
7.18 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
meminit.h
2.24 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
mman.h
432 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
mmu.h
374 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
mmu_context.h
5.29 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
mmzone.h
1.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
module.h
1.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
msidef.h
1.4 KB
01/28/2018 09:20:33 PM
rw-r--r--
📁
native
-
11/17/2022 06:42:19 AM
rwxr-xr-x
📄
nodedata.h
1.85 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
numa.h
2.18 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
page.h
6.49 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pal.h
53.39 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
param.h
439 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
parport.h
534 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
patch.h
1.19 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pci.h
2.83 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
percpu.h
1.32 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
perfmon.h
4.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pgalloc.h
2.84 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pgtable.h
20.92 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
processor.h
17.98 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
ptrace.h
5.2 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
rwsem.h
3.82 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
sal.h
26.51 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
sections.h
1.35 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
segment.h
162 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
serial.h
446 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
shmparam.h
445 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
signal.h
749 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
smp.h
3.21 KB
01/28/2018 09:20:33 PM
rw-r--r--
📁
sn
-
11/17/2022 06:42:20 AM
rwxr-xr-x
📄
sparsemem.h
621 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
spinlock.h
6.92 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
spinlock_types.h
475 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
string.h
659 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
swiotlb.h
344 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
switch_to.h
2.89 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
syscall.h
2.06 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
termios.h
1.88 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
thread_info.h
4.66 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
timex.h
1.47 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
tlb.h
8.42 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
tlbflush.h
2.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
topology.h
1.58 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
types.h
828 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
uaccess.h
9.86 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
unaligned.h
337 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
uncached.h
463 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
unistd.h
1.45 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
unwind.h
5.74 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
user.h
2.25 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
ustack.h
403 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📁
uv
-
11/17/2022 06:42:20 AM
rwxr-xr-x
📄
vga.h
657 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
xor.h
1.12 KB
01/28/2018 09:20:33 PM
rw-r--r--
Editing: kregs.h
Close
/* SPDX-License-Identifier: GPL-2.0 */ #ifndef _ASM_IA64_KREGS_H #define _ASM_IA64_KREGS_H /* * Copyright (C) 2001-2002 Hewlett-Packard Co * David Mosberger-Tang <davidm@hpl.hp.com> */ /* * This file defines the kernel register usage convention used by Linux/ia64. */ /* * Kernel registers: */ #define IA64_KR_IO_BASE 0 /* ar.k0: legacy I/O base address */ #define IA64_KR_TSSD 1 /* ar.k1: IVE uses this as the TSSD */ #define IA64_KR_PER_CPU_DATA 3 /* ar.k3: physical per-CPU base */ #define IA64_KR_CURRENT_STACK 4 /* ar.k4: what's mapped in IA64_TR_CURRENT_STACK */ #define IA64_KR_FPU_OWNER 5 /* ar.k5: fpu-owner (UP only, at the moment) */ #define IA64_KR_CURRENT 6 /* ar.k6: "current" task pointer */ #define IA64_KR_PT_BASE 7 /* ar.k7: page table base address (physical) */ #define _IA64_KR_PASTE(x,y) x##y #define _IA64_KR_PREFIX(n) _IA64_KR_PASTE(ar.k, n) #define IA64_KR(n) _IA64_KR_PREFIX(IA64_KR_##n) /* * Translation registers: */ #define IA64_TR_KERNEL 0 /* itr0, dtr0: maps kernel image (code & data) */ #define IA64_TR_PALCODE 1 /* itr1: maps PALcode as required by EFI */ #define IA64_TR_CURRENT_STACK 1 /* dtr1: maps kernel's memory- & register-stacks */ #define IA64_TR_ALLOC_BASE 2 /* itr&dtr: Base of dynamic TR resource*/ #define IA64_TR_ALLOC_MAX 64 /* Max number for dynamic use*/ /* Processor status register bits: */ #define IA64_PSR_BE_BIT 1 #define IA64_PSR_UP_BIT 2 #define IA64_PSR_AC_BIT 3 #define IA64_PSR_MFL_BIT 4 #define IA64_PSR_MFH_BIT 5 #define IA64_PSR_IC_BIT 13 #define IA64_PSR_I_BIT 14 #define IA64_PSR_PK_BIT 15 #define IA64_PSR_DT_BIT 17 #define IA64_PSR_DFL_BIT 18 #define IA64_PSR_DFH_BIT 19 #define IA64_PSR_SP_BIT 20 #define IA64_PSR_PP_BIT 21 #define IA64_PSR_DI_BIT 22 #define IA64_PSR_SI_BIT 23 #define IA64_PSR_DB_BIT 24 #define IA64_PSR_LP_BIT 25 #define IA64_PSR_TB_BIT 26 #define IA64_PSR_RT_BIT 27 /* The following are not affected by save_flags()/restore_flags(): */ #define IA64_PSR_CPL0_BIT 32 #define IA64_PSR_CPL1_BIT 33 #define IA64_PSR_IS_BIT 34 #define IA64_PSR_MC_BIT 35 #define IA64_PSR_IT_BIT 36 #define IA64_PSR_ID_BIT 37 #define IA64_PSR_DA_BIT 38 #define IA64_PSR_DD_BIT 39 #define IA64_PSR_SS_BIT 40 #define IA64_PSR_RI_BIT 41 #define IA64_PSR_ED_BIT 43 #define IA64_PSR_BN_BIT 44 #define IA64_PSR_IA_BIT 45 /* A mask of PSR bits that we generally don't want to inherit across a clone2() or an execve(). Only list flags here that need to be cleared/set for BOTH clone2() and execve(). */ #define IA64_PSR_BITS_TO_CLEAR (IA64_PSR_MFL | IA64_PSR_MFH | IA64_PSR_DB | IA64_PSR_LP | \ IA64_PSR_TB | IA64_PSR_ID | IA64_PSR_DA | IA64_PSR_DD | \ IA64_PSR_SS | IA64_PSR_ED | IA64_PSR_IA) #define IA64_PSR_BITS_TO_SET (IA64_PSR_DFH | IA64_PSR_SP) #define IA64_PSR_BE (__IA64_UL(1) << IA64_PSR_BE_BIT) #define IA64_PSR_UP (__IA64_UL(1) << IA64_PSR_UP_BIT) #define IA64_PSR_AC (__IA64_UL(1) << IA64_PSR_AC_BIT) #define IA64_PSR_MFL (__IA64_UL(1) << IA64_PSR_MFL_BIT) #define IA64_PSR_MFH (__IA64_UL(1) << IA64_PSR_MFH_BIT) #define IA64_PSR_IC (__IA64_UL(1) << IA64_PSR_IC_BIT) #define IA64_PSR_I (__IA64_UL(1) << IA64_PSR_I_BIT) #define IA64_PSR_PK (__IA64_UL(1) << IA64_PSR_PK_BIT) #define IA64_PSR_DT (__IA64_UL(1) << IA64_PSR_DT_BIT) #define IA64_PSR_DFL (__IA64_UL(1) << IA64_PSR_DFL_BIT) #define IA64_PSR_DFH (__IA64_UL(1) << IA64_PSR_DFH_BIT) #define IA64_PSR_SP (__IA64_UL(1) << IA64_PSR_SP_BIT) #define IA64_PSR_PP (__IA64_UL(1) << IA64_PSR_PP_BIT) #define IA64_PSR_DI (__IA64_UL(1) << IA64_PSR_DI_BIT) #define IA64_PSR_SI (__IA64_UL(1) << IA64_PSR_SI_BIT) #define IA64_PSR_DB (__IA64_UL(1) << IA64_PSR_DB_BIT) #define IA64_PSR_LP (__IA64_UL(1) << IA64_PSR_LP_BIT) #define IA64_PSR_TB (__IA64_UL(1) << IA64_PSR_TB_BIT) #define IA64_PSR_RT (__IA64_UL(1) << IA64_PSR_RT_BIT) /* The following are not affected by save_flags()/restore_flags(): */ #define IA64_PSR_CPL (__IA64_UL(3) << IA64_PSR_CPL0_BIT) #define IA64_PSR_IS (__IA64_UL(1) << IA64_PSR_IS_BIT) #define IA64_PSR_MC (__IA64_UL(1) << IA64_PSR_MC_BIT) #define IA64_PSR_IT (__IA64_UL(1) << IA64_PSR_IT_BIT) #define IA64_PSR_ID (__IA64_UL(1) << IA64_PSR_ID_BIT) #define IA64_PSR_DA (__IA64_UL(1) << IA64_PSR_DA_BIT) #define IA64_PSR_DD (__IA64_UL(1) << IA64_PSR_DD_BIT) #define IA64_PSR_SS (__IA64_UL(1) << IA64_PSR_SS_BIT) #define IA64_PSR_RI (__IA64_UL(3) << IA64_PSR_RI_BIT) #define IA64_PSR_ED (__IA64_UL(1) << IA64_PSR_ED_BIT) #define IA64_PSR_BN (__IA64_UL(1) << IA64_PSR_BN_BIT) #define IA64_PSR_IA (__IA64_UL(1) << IA64_PSR_IA_BIT) /* User mask bits: */ #define IA64_PSR_UM (IA64_PSR_BE | IA64_PSR_UP | IA64_PSR_AC | IA64_PSR_MFL | IA64_PSR_MFH) /* Default Control Register */ #define IA64_DCR_PP_BIT 0 /* privileged performance monitor default */ #define IA64_DCR_BE_BIT 1 /* big-endian default */ #define IA64_DCR_LC_BIT 2 /* ia32 lock-check enable */ #define IA64_DCR_DM_BIT 8 /* defer TLB miss faults */ #define IA64_DCR_DP_BIT 9 /* defer page-not-present faults */ #define IA64_DCR_DK_BIT 10 /* defer key miss faults */ #define IA64_DCR_DX_BIT 11 /* defer key permission faults */ #define IA64_DCR_DR_BIT 12 /* defer access right faults */ #define IA64_DCR_DA_BIT 13 /* defer access bit faults */ #define IA64_DCR_DD_BIT 14 /* defer debug faults */ #define IA64_DCR_PP (__IA64_UL(1) << IA64_DCR_PP_BIT) #define IA64_DCR_BE (__IA64_UL(1) << IA64_DCR_BE_BIT) #define IA64_DCR_LC (__IA64_UL(1) << IA64_DCR_LC_BIT) #define IA64_DCR_DM (__IA64_UL(1) << IA64_DCR_DM_BIT) #define IA64_DCR_DP (__IA64_UL(1) << IA64_DCR_DP_BIT) #define IA64_DCR_DK (__IA64_UL(1) << IA64_DCR_DK_BIT) #define IA64_DCR_DX (__IA64_UL(1) << IA64_DCR_DX_BIT) #define IA64_DCR_DR (__IA64_UL(1) << IA64_DCR_DR_BIT) #define IA64_DCR_DA (__IA64_UL(1) << IA64_DCR_DA_BIT) #define IA64_DCR_DD (__IA64_UL(1) << IA64_DCR_DD_BIT) /* Interrupt Status Register */ #define IA64_ISR_X_BIT 32 /* execute access */ #define IA64_ISR_W_BIT 33 /* write access */ #define IA64_ISR_R_BIT 34 /* read access */ #define IA64_ISR_NA_BIT 35 /* non-access */ #define IA64_ISR_SP_BIT 36 /* speculative load exception */ #define IA64_ISR_RS_BIT 37 /* mandatory register-stack exception */ #define IA64_ISR_IR_BIT 38 /* invalid register frame exception */ #define IA64_ISR_CODE_MASK 0xf #define IA64_ISR_X (__IA64_UL(1) << IA64_ISR_X_BIT) #define IA64_ISR_W (__IA64_UL(1) << IA64_ISR_W_BIT) #define IA64_ISR_R (__IA64_UL(1) << IA64_ISR_R_BIT) #define IA64_ISR_NA (__IA64_UL(1) << IA64_ISR_NA_BIT) #define IA64_ISR_SP (__IA64_UL(1) << IA64_ISR_SP_BIT) #define IA64_ISR_RS (__IA64_UL(1) << IA64_ISR_RS_BIT) #define IA64_ISR_IR (__IA64_UL(1) << IA64_ISR_IR_BIT) /* ISR code field for non-access instructions */ #define IA64_ISR_CODE_TPA 0 #define IA64_ISR_CODE_FC 1 #define IA64_ISR_CODE_PROBE 2 #define IA64_ISR_CODE_TAK 3 #define IA64_ISR_CODE_LFETCH 4 #define IA64_ISR_CODE_PROBEF 5 #endif /* _ASM_IA64_kREGS_H */