OXIESEC PANEL
- Current Dir:
/
/
usr
/
src
/
linux-headers-4.15.0-197
/
arch
/
ia64
/
include
/
asm
Server IP: 139.59.38.164
Upload:
Create Dir:
Name
Size
Modified
Perms
📁
..
-
11/17/2022 06:42:15 AM
rwxr-xr-x
📄
Kbuild
224 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
acenv.h
1.27 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
acpi-ext.h
590 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
acpi.h
4.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
agp.h
857 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
asm-offsets.h
35 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
asm-prototypes.h
890 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
asmmacro.h
3.29 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
atomic.h
9.47 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
barrier.h
2.36 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
bitops.h
10.84 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
bug.h
404 bytes
11/01/2022 04:52:05 PM
rw-r--r--
📄
bugs.h
436 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cache.h
771 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cacheflush.h
1.71 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
checksum.h
2.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
clocksource.h
276 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cpu.h
456 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cputime.h
855 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
current.h
418 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
cyclone.h
442 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
delay.h
1.7 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
device.h
323 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
div64.h
31 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
dma-mapping.h
1.17 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
dma.h
466 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
dmi.h
343 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
early_ioremap.h
428 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
elf.h
9.83 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
emergency-restart.h
149 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
esi.h
887 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
exception.h
1.13 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
export.h
115 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
extable.h
330 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
fb.h
569 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
fpswa.h
1.88 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
ftrace.h
748 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
futex.h
2.56 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
gcc_intrin.h
368 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
hardirq.h
564 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
hpsim.h
364 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
hugetlb.h
1.67 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
hw_irq.h
6.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
idle.h
200 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
intrinsics.h
306 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
io.h
11.77 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
iommu.h
555 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
iommu_table.h
175 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
iosapic.h
3.16 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
irq.h
1.02 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
irq_regs.h
34 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
irq_remapping.h
142 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
irqflags.h
2.11 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kdebug.h
1.64 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kexec.h
1.57 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kmap_types.h
260 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
kprobes.h
3.82 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
kregs.h
6.73 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
libata-portmap.h
225 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
linkage.h
398 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
local.h
31 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
local64.h
33 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec.h
12.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_dig.h
449 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_dig_vtd.h
558 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_hpsim.h
544 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_hpzx1.h
544 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_hpzx1_swiotlb.h
632 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_init.h
1.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_sn2.h
4.71 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
machvec_uv.h
684 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
mca.h
5.91 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
mca_asm.h
7.18 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
meminit.h
2.24 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
mman.h
432 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
mmu.h
374 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
mmu_context.h
5.29 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
mmzone.h
1.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
module.h
1.1 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
msidef.h
1.4 KB
01/28/2018 09:20:33 PM
rw-r--r--
📁
native
-
11/17/2022 06:42:19 AM
rwxr-xr-x
📄
nodedata.h
1.85 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
numa.h
2.18 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
page.h
6.49 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pal.h
53.39 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
param.h
439 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
parport.h
534 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
patch.h
1.19 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pci.h
2.83 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
percpu.h
1.32 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
perfmon.h
4.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pgalloc.h
2.84 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pgtable.h
20.92 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
processor.h
17.98 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
ptrace.h
5.2 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
rwsem.h
3.82 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
sal.h
26.51 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
sections.h
1.35 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
segment.h
162 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
serial.h
446 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
shmparam.h
445 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
signal.h
749 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
smp.h
3.21 KB
01/28/2018 09:20:33 PM
rw-r--r--
📁
sn
-
11/17/2022 06:42:20 AM
rwxr-xr-x
📄
sparsemem.h
621 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
spinlock.h
6.92 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
spinlock_types.h
475 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
string.h
659 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
swiotlb.h
344 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
switch_to.h
2.89 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
syscall.h
2.06 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
termios.h
1.88 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
thread_info.h
4.66 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
timex.h
1.47 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
tlb.h
8.42 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
tlbflush.h
2.33 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
topology.h
1.58 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
types.h
828 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
uaccess.h
9.86 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
unaligned.h
337 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
uncached.h
463 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
unistd.h
1.45 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
unwind.h
5.74 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
user.h
2.25 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
ustack.h
403 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📁
uv
-
11/17/2022 06:42:20 AM
rwxr-xr-x
📄
vga.h
657 bytes
01/28/2018 09:20:33 PM
rw-r--r--
📄
xor.h
1.12 KB
01/28/2018 09:20:33 PM
rw-r--r--
Editing: io.h
Close
/* SPDX-License-Identifier: GPL-2.0 */ #ifndef _ASM_IA64_IO_H #define _ASM_IA64_IO_H /* * This file contains the definitions for the emulated IO instructions * inb/inw/inl/outb/outw/outl and the "string versions" of the same * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing" * versions of the single-IO instructions (inb_p/inw_p/..). * * This file is not meant to be obfuscating: it's just complicated to * (a) handle it all in a way that makes gcc able to optimize it as * well as possible and (b) trying to avoid writing the same thing * over and over again with slight variations and possibly making a * mistake somewhere. * * Copyright (C) 1998-2003 Hewlett-Packard Co * David Mosberger-Tang <davidm@hpl.hp.com> * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com> * Copyright (C) 1999 Don Dugger <don.dugger@intel.com> */ #include <asm/unaligned.h> #include <asm/early_ioremap.h> /* We don't use IO slowdowns on the ia64, but.. */ #define __SLOW_DOWN_IO do { } while (0) #define SLOW_DOWN_IO do { } while (0) #define __IA64_UNCACHED_OFFSET RGN_BASE(RGN_UNCACHED) /* * The legacy I/O space defined by the ia64 architecture supports only 65536 ports, but * large machines may have multiple other I/O spaces so we can't place any a priori limit * on IO_SPACE_LIMIT. These additional spaces are described in ACPI. */ #define IO_SPACE_LIMIT 0xffffffffffffffffUL #define MAX_IO_SPACES_BITS 8 #define MAX_IO_SPACES (1UL << MAX_IO_SPACES_BITS) #define IO_SPACE_BITS 24 #define IO_SPACE_SIZE (1UL << IO_SPACE_BITS) #define IO_SPACE_NR(port) ((port) >> IO_SPACE_BITS) #define IO_SPACE_BASE(space) ((space) << IO_SPACE_BITS) #define IO_SPACE_PORT(port) ((port) & (IO_SPACE_SIZE - 1)) #define IO_SPACE_SPARSE_ENCODING(p) ((((p) >> 2) << 12) | ((p) & 0xfff)) struct io_space { unsigned long mmio_base; /* base in MMIO space */ int sparse; }; extern struct io_space io_space[]; extern unsigned int num_io_spaces; # ifdef __KERNEL__ /* * All MMIO iomem cookies are in region 6; anything less is a PIO cookie: * 0xCxxxxxxxxxxxxxxx MMIO cookie (return from ioremap) * 0x000000001SPPPPPP PIO cookie (S=space number, P..P=port) * * ioread/writeX() uses the leading 1 in PIO cookies (PIO_OFFSET) to catch * code that uses bare port numbers without the prerequisite pci_iomap(). */ #define PIO_OFFSET (1UL << (MAX_IO_SPACES_BITS + IO_SPACE_BITS)) #define PIO_MASK (PIO_OFFSET - 1) #define PIO_RESERVED __IA64_UNCACHED_OFFSET #define HAVE_ARCH_PIO_SIZE #include <asm/intrinsics.h> #include <asm/machvec.h> #include <asm/page.h> #include <asm-generic/iomap.h> /* * Change virtual addresses to physical addresses and vv. */ static inline unsigned long virt_to_phys (volatile void *address) { return (unsigned long) address - PAGE_OFFSET; } static inline void* phys_to_virt (unsigned long address) { return (void *) (address + PAGE_OFFSET); } #define ARCH_HAS_VALID_PHYS_ADDR_RANGE extern u64 kern_mem_attribute (unsigned long phys_addr, unsigned long size); extern int valid_phys_addr_range (phys_addr_t addr, size_t count); /* efi.c */ extern int valid_mmap_phys_addr_range (unsigned long pfn, size_t count); /* * The following two macros are deprecated and scheduled for removal. * Please use the PCI-DMA interface defined in <asm/pci.h> instead. */ #define bus_to_virt phys_to_virt #define virt_to_bus virt_to_phys #define page_to_bus page_to_phys # endif /* KERNEL */ /* * Memory fence w/accept. This should never be used in code that is * not IA-64 specific. */ #define __ia64_mf_a() ia64_mfa() /** * ___ia64_mmiowb - I/O write barrier * * Ensure ordering of I/O space writes. This will make sure that writes * following the barrier will arrive after all previous writes. For most * ia64 platforms, this is a simple 'mf.a' instruction. * * See Documentation/driver-api/device-io.rst for more information. */ static inline void ___ia64_mmiowb(void) { ia64_mfa(); } static inline void* __ia64_mk_io_addr (unsigned long port) { struct io_space *space; unsigned long offset; space = &io_space[IO_SPACE_NR(port)]; port = IO_SPACE_PORT(port); if (space->sparse) offset = IO_SPACE_SPARSE_ENCODING(port); else offset = port; return (void *) (space->mmio_base | offset); } #define __ia64_inb ___ia64_inb #define __ia64_inw ___ia64_inw #define __ia64_inl ___ia64_inl #define __ia64_outb ___ia64_outb #define __ia64_outw ___ia64_outw #define __ia64_outl ___ia64_outl #define __ia64_readb ___ia64_readb #define __ia64_readw ___ia64_readw #define __ia64_readl ___ia64_readl #define __ia64_readq ___ia64_readq #define __ia64_readb_relaxed ___ia64_readb #define __ia64_readw_relaxed ___ia64_readw #define __ia64_readl_relaxed ___ia64_readl #define __ia64_readq_relaxed ___ia64_readq #define __ia64_writeb ___ia64_writeb #define __ia64_writew ___ia64_writew #define __ia64_writel ___ia64_writel #define __ia64_writeq ___ia64_writeq #define __ia64_mmiowb ___ia64_mmiowb /* * For the in/out routines, we need to do "mf.a" _after_ doing the I/O access to ensure * that the access has completed before executing other I/O accesses. Since we're doing * the accesses through an uncachable (UC) translation, the CPU will execute them in * program order. However, we still need to tell the compiler not to shuffle them around * during optimization, which is why we use "volatile" pointers. */ static inline unsigned int ___ia64_inb (unsigned long port) { volatile unsigned char *addr = __ia64_mk_io_addr(port); unsigned char ret; ret = *addr; __ia64_mf_a(); return ret; } static inline unsigned int ___ia64_inw (unsigned long port) { volatile unsigned short *addr = __ia64_mk_io_addr(port); unsigned short ret; ret = *addr; __ia64_mf_a(); return ret; } static inline unsigned int ___ia64_inl (unsigned long port) { volatile unsigned int *addr = __ia64_mk_io_addr(port); unsigned int ret; ret = *addr; __ia64_mf_a(); return ret; } static inline void ___ia64_outb (unsigned char val, unsigned long port) { volatile unsigned char *addr = __ia64_mk_io_addr(port); *addr = val; __ia64_mf_a(); } static inline void ___ia64_outw (unsigned short val, unsigned long port) { volatile unsigned short *addr = __ia64_mk_io_addr(port); *addr = val; __ia64_mf_a(); } static inline void ___ia64_outl (unsigned int val, unsigned long port) { volatile unsigned int *addr = __ia64_mk_io_addr(port); *addr = val; __ia64_mf_a(); } static inline void __insb (unsigned long port, void *dst, unsigned long count) { unsigned char *dp = dst; while (count--) *dp++ = platform_inb(port); } static inline void __insw (unsigned long port, void *dst, unsigned long count) { unsigned short *dp = dst; while (count--) put_unaligned(platform_inw(port), dp++); } static inline void __insl (unsigned long port, void *dst, unsigned long count) { unsigned int *dp = dst; while (count--) put_unaligned(platform_inl(port), dp++); } static inline void __outsb (unsigned long port, const void *src, unsigned long count) { const unsigned char *sp = src; while (count--) platform_outb(*sp++, port); } static inline void __outsw (unsigned long port, const void *src, unsigned long count) { const unsigned short *sp = src; while (count--) platform_outw(get_unaligned(sp++), port); } static inline void __outsl (unsigned long port, const void *src, unsigned long count) { const unsigned int *sp = src; while (count--) platform_outl(get_unaligned(sp++), port); } /* * Unfortunately, some platforms are broken and do not follow the IA-64 architecture * specification regarding legacy I/O support. Thus, we have to make these operations * platform dependent... */ #define __inb platform_inb #define __inw platform_inw #define __inl platform_inl #define __outb platform_outb #define __outw platform_outw #define __outl platform_outl #define __mmiowb platform_mmiowb #define inb(p) __inb(p) #define inw(p) __inw(p) #define inl(p) __inl(p) #define insb(p,d,c) __insb(p,d,c) #define insw(p,d,c) __insw(p,d,c) #define insl(p,d,c) __insl(p,d,c) #define outb(v,p) __outb(v,p) #define outw(v,p) __outw(v,p) #define outl(v,p) __outl(v,p) #define outsb(p,s,c) __outsb(p,s,c) #define outsw(p,s,c) __outsw(p,s,c) #define outsl(p,s,c) __outsl(p,s,c) #define mmiowb() __mmiowb() /* * The address passed to these functions are ioremap()ped already. * * We need these to be machine vectors since some platforms don't provide * DMA coherence via PIO reads (PCI drivers and the spec imply that this is * a good idea). Writes are ok though for all existing ia64 platforms (and * hopefully it'll stay that way). */ static inline unsigned char ___ia64_readb (const volatile void __iomem *addr) { return *(volatile unsigned char __force *)addr; } static inline unsigned short ___ia64_readw (const volatile void __iomem *addr) { return *(volatile unsigned short __force *)addr; } static inline unsigned int ___ia64_readl (const volatile void __iomem *addr) { return *(volatile unsigned int __force *) addr; } static inline unsigned long ___ia64_readq (const volatile void __iomem *addr) { return *(volatile unsigned long __force *) addr; } static inline void __writeb (unsigned char val, volatile void __iomem *addr) { *(volatile unsigned char __force *) addr = val; } static inline void __writew (unsigned short val, volatile void __iomem *addr) { *(volatile unsigned short __force *) addr = val; } static inline void __writel (unsigned int val, volatile void __iomem *addr) { *(volatile unsigned int __force *) addr = val; } static inline void __writeq (unsigned long val, volatile void __iomem *addr) { *(volatile unsigned long __force *) addr = val; } #define __readb platform_readb #define __readw platform_readw #define __readl platform_readl #define __readq platform_readq #define __readb_relaxed platform_readb_relaxed #define __readw_relaxed platform_readw_relaxed #define __readl_relaxed platform_readl_relaxed #define __readq_relaxed platform_readq_relaxed #define readb(a) __readb((a)) #define readw(a) __readw((a)) #define readl(a) __readl((a)) #define readq(a) __readq((a)) #define readb_relaxed(a) __readb_relaxed((a)) #define readw_relaxed(a) __readw_relaxed((a)) #define readl_relaxed(a) __readl_relaxed((a)) #define readq_relaxed(a) __readq_relaxed((a)) #define __raw_readb readb #define __raw_readw readw #define __raw_readl readl #define __raw_readq readq #define __raw_readb_relaxed readb_relaxed #define __raw_readw_relaxed readw_relaxed #define __raw_readl_relaxed readl_relaxed #define __raw_readq_relaxed readq_relaxed #define writeb(v,a) __writeb((v), (a)) #define writew(v,a) __writew((v), (a)) #define writel(v,a) __writel((v), (a)) #define writeq(v,a) __writeq((v), (a)) #define writeb_relaxed(v,a) __writeb((v), (a)) #define writew_relaxed(v,a) __writew((v), (a)) #define writel_relaxed(v,a) __writel((v), (a)) #define writeq_relaxed(v,a) __writeq((v), (a)) #define __raw_writeb writeb #define __raw_writew writew #define __raw_writel writel #define __raw_writeq writeq #ifndef inb_p # define inb_p inb #endif #ifndef inw_p # define inw_p inw #endif #ifndef inl_p # define inl_p inl #endif #ifndef outb_p # define outb_p outb #endif #ifndef outw_p # define outw_p outw #endif #ifndef outl_p # define outl_p outl #endif # ifdef __KERNEL__ extern void __iomem * ioremap(unsigned long offset, unsigned long size); extern void __iomem * ioremap_nocache (unsigned long offset, unsigned long size); extern void iounmap (volatile void __iomem *addr); static inline void __iomem * ioremap_cache (unsigned long phys_addr, unsigned long size) { return ioremap(phys_addr, size); } #define ioremap_cache ioremap_cache #define ioremap_uc ioremap_nocache /* * String version of IO memory access ops: */ extern void memcpy_fromio(void *dst, const volatile void __iomem *src, long n); extern void memcpy_toio(volatile void __iomem *dst, const void *src, long n); extern void memset_io(volatile void __iomem *s, int c, long n); # endif /* __KERNEL__ */ #endif /* _ASM_IA64_IO_H */