OXIESEC PANEL
- Current Dir:
/
/
usr
/
src
/
linux-headers-4.15.0-197
/
arch
/
mips
/
include
/
asm
/
octeon
Server IP: 139.59.38.164
Upload:
Create Dir:
Name
Size
Modified
Perms
📁
..
-
11/17/2022 06:42:20 AM
rwxr-xr-x
📄
cvmx-address.h
9.15 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-agl-defs.h
70.87 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-asm.h
5.08 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-asxx-defs.h
17.73 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-boot-vector.h
1.57 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-bootinfo.h
13.44 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
cvmx-bootmem.h
14.02 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-ciu-defs.h
214.08 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-ciu2-defs.h
173.44 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-ciu3-defs.h
10.71 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-cmd-queue.h
18.46 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-config.h
6.31 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-coremask.h
2.13 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-dbg-defs.h
2.73 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-dpi-defs.h
27 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-fau.h
18.21 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-fpa-defs.h
37.39 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-fpa.h
8.14 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-gmxx-defs.h
226.41 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-gpio-defs.h
13.3 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-board.h
4.91 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-errata.h
1.25 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-jtag.h
1.49 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-loop.h
1.93 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-npi.h
1.91 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-rgmii.h
3.45 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-sgmii.h
3.3 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-spi.h
2.71 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-util.h
5.92 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper-xaui.h
3.29 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-helper.h
7 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-iob-defs.h
35.77 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-ipd-defs.h
56.09 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-ipd.h
10.45 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-l2c-defs.h
7.94 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-l2c.h
11.13 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-l2d-defs.h
1.9 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-l2t-defs.h
5.18 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-led-defs.h
7.7 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-lmcx-defs.h
88.35 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-mio-defs.h
141.79 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-mixx-defs.h
14.58 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-npei-defs.h
94.93 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-npi-defs.h
67.92 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-packet.h
2.07 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pci-defs.h
56.08 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pciercx-defs.h
11.23 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pcsx-defs.h
33.81 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pcsxx-defs.h
25.23 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pemx-defs.h
20.62 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pescx-defs.h
15.88 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pexp-defs.h
16.64 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pip-defs.h
87.19 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pip.h
16.01 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pko-defs.h
73.09 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pko.h
19.17 KB
11/01/2022 04:52:05 PM
rw-r--r--
📄
cvmx-pow-defs.h
33.51 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-pow.h
63.82 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-rnm-defs.h
6.03 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-rst-defs.h
7.27 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-scratch.h
3.78 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-sli-defs.h
3.95 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-smix-defs.h
11.01 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-spi.h
8.93 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-spinlock.h
6.24 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-spxx-defs.h
12.86 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-sriox-defs.h
42.13 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-srxx-defs.h
4.49 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-stxx-defs.h
10.42 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-sysinfo.h
3.95 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-uctlx-defs.h
12.78 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx-wqe.h
17.06 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
cvmx.h
13.85 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
octeon-feature.h
6.38 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
octeon-model.h
16.49 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
octeon.h
12.26 KB
01/28/2018 09:20:33 PM
rw-r--r--
📄
pci-octeon.h
1.65 KB
01/28/2018 09:20:33 PM
rw-r--r--
Editing: cvmx-asm.h
Close
/***********************license start*************** * Author: Cavium Networks * * Contact: support@caviumnetworks.com * This file is part of the OCTEON SDK * * Copyright (c) 2003-2008 Cavium Networks * * This file is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License, Version 2, as * published by the Free Software Foundation. * * This file is distributed in the hope that it will be useful, but * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or * NONINFRINGEMENT. See the GNU General Public License for more * details. * * You should have received a copy of the GNU General Public License * along with this file; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA * or visit http://www.gnu.org/licenses/. * * This file may also be available under a different license from Cavium. * Contact Cavium Networks for more information ***********************license end**************************************/ /* * * This is file defines ASM primitives for the executive. */ #ifndef __CVMX_ASM_H__ #define __CVMX_ASM_H__ #include <asm/octeon/octeon-model.h> /* other useful stuff */ #define CVMX_SYNC asm volatile ("sync" : : : "memory") /* String version of SYNCW macro for using in inline asm constructs */ #define CVMX_SYNCW_STR "syncw\nsyncw\n" #ifdef __OCTEON__ /* Deprecated, will be removed in future release */ #define CVMX_SYNCIO asm volatile ("nop") #define CVMX_SYNCIOBDMA asm volatile ("synciobdma" : : : "memory") /* Deprecated, will be removed in future release */ #define CVMX_SYNCIOALL asm volatile ("nop") /* * We actually use two syncw instructions in a row when we need a write * memory barrier. This is because the CN3XXX series of Octeons have * errata Core-401. This can cause a single syncw to not enforce * ordering under very rare conditions. Even if it is rare, better safe * than sorry. */ #define CVMX_SYNCW asm volatile ("syncw\n\tsyncw" : : : "memory") /* * Define new sync instructions to be normal SYNC instructions for * operating systems that use threads. */ #define CVMX_SYNCWS CVMX_SYNCW #define CVMX_SYNCS CVMX_SYNC #define CVMX_SYNCWS_STR CVMX_SYNCW_STR #else /* * Not using a Cavium compiler, always use the slower sync so the * assembler stays happy. */ /* Deprecated, will be removed in future release */ #define CVMX_SYNCIO asm volatile ("nop") #define CVMX_SYNCIOBDMA asm volatile ("sync" : : : "memory") /* Deprecated, will be removed in future release */ #define CVMX_SYNCIOALL asm volatile ("nop") #define CVMX_SYNCW asm volatile ("sync" : : : "memory") #define CVMX_SYNCWS CVMX_SYNCW #define CVMX_SYNCS CVMX_SYNC #define CVMX_SYNCWS_STR CVMX_SYNCW_STR #endif /* * CVMX_PREPARE_FOR_STORE makes each byte of the block unpredictable * (actually old value or zero) until that byte is stored to (by this or * another processor. Note that the value of each byte is not only * unpredictable, but may also change again - up until the point when one * of the cores stores to the byte. */ #define CVMX_PREPARE_FOR_STORE(address, offset) \ asm volatile ("pref 30, " CVMX_TMP_STR(offset) "(%[rbase])" : : \ [rbase] "d" (address)) /* * This is a command headed to the L2 controller to tell it to clear * its dirty bit for a block. Basically, SW is telling HW that the * current version of the block will not be used. */ #define CVMX_DONT_WRITE_BACK(address, offset) \ asm volatile ("pref 29, " CVMX_TMP_STR(offset) "(%[rbase])" : : \ [rbase] "d" (address)) /* flush stores, invalidate entire icache */ #define CVMX_ICACHE_INVALIDATE \ { CVMX_SYNC; asm volatile ("synci 0($0)" : : ); } /* flush stores, invalidate entire icache */ #define CVMX_ICACHE_INVALIDATE2 \ { CVMX_SYNC; asm volatile ("cache 0, 0($0)" : : ); } /* complete prefetches, invalidate entire dcache */ #define CVMX_DCACHE_INVALIDATE \ { CVMX_SYNC; asm volatile ("cache 9, 0($0)" : : ); } #define CVMX_CACHE(op, address, offset) \ asm volatile ("cache " CVMX_TMP_STR(op) ", " CVMX_TMP_STR(offset) "(%[rbase])" \ : : [rbase] "d" (address) ) /* fetch and lock the state. */ #define CVMX_CACHE_LCKL2(address, offset) CVMX_CACHE(31, address, offset) /* unlock the state. */ #define CVMX_CACHE_WBIL2(address, offset) CVMX_CACHE(23, address, offset) /* invalidate the cache block and clear the USED bits for the block */ #define CVMX_CACHE_WBIL2I(address, offset) CVMX_CACHE(3, address, offset) /* load virtual tag and data for the L2 cache block into L2C_TAD0_TAG register */ #define CVMX_CACHE_LTGL2I(address, offset) CVMX_CACHE(7, address, offset) #define CVMX_POP(result, input) \ asm ("pop %[rd],%[rs]" : [rd] "=d" (result) : [rs] "d" (input)) #define CVMX_DPOP(result, input) \ asm ("dpop %[rd],%[rs]" : [rd] "=d" (result) : [rs] "d" (input)) /* some new cop0-like stuff */ #define CVMX_RDHWR(result, regstr) \ asm volatile ("rdhwr %[rt],$" CVMX_TMP_STR(regstr) : [rt] "=d" (result)) #define CVMX_RDHWRNV(result, regstr) \ asm ("rdhwr %[rt],$" CVMX_TMP_STR(regstr) : [rt] "=d" (result)) #endif /* __CVMX_ASM_H__ */