OXIESEC PANEL
- Current Dir:
/
/
usr
/
lib
/
gcc
/
x86_64-linux-gnu
/
7
/
include
Server IP: 139.59.38.164
Upload:
Create Dir:
Name
Size
Modified
Perms
📁
..
-
10/28/2024 06:50:10 AM
rwxr-xr-x
📄
adxintrin.h
2.8 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
ammintrin.h
3.14 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx2intrin.h
56.67 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx5124fmapsintrin.h
6.38 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx5124vnniwintrin.h
4.16 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512bwintrin.h
98.41 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512cdintrin.h
5.69 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512dqintrin.h
76.14 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512erintrin.h
12.66 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512fintrin.h
428.66 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512ifmaintrin.h
3.35 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512ifmavlintrin.h
5.26 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512pfintrin.h
9.8 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512vbmiintrin.h
4.81 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512vbmivlintrin.h
8.17 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512vlbwintrin.h
138.97 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512vldqintrin.h
59.88 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512vlintrin.h
413.31 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avx512vpopcntdqintrin.h
3.03 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
avxintrin.h
48.29 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
backtrace-supported.h
2.91 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
backtrace.h
8.55 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
bmi2intrin.h
3.31 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
bmiintrin.h
5.5 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
bmmintrin.h
1.13 KB
12/04/2019 02:25:41 PM
rw-r--r--
📁
cilk
-
01/31/2023 12:30:35 PM
rwxr-xr-x
📄
clflushoptintrin.h
1.62 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
clwbintrin.h
1.55 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
clzerointrin.h
1.46 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
cpuid.h
8.3 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
cross-stdarg.h
2.5 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
emmintrin.h
49.84 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
f16cintrin.h
3.33 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
float.h
16.52 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
fma4intrin.h
8.92 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
fmaintrin.h
10.29 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
fxsrintrin.h
2.06 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
gcov.h
1.36 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
ia32intrin.h
7.63 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
immintrin.h
4.87 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
iso646.h
1.24 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
lwpintrin.h
3.32 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
lzcntintrin.h
2.34 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
mm3dnow.h
6.91 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
mm_malloc.h
1.74 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
mmintrin.h
30.62 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
mwaitxintrin.h
1.71 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
nmmintrin.h
1.26 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
omp.h
5.95 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
openacc.h
4.55 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
pkuintrin.h
1.7 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
pmmintrin.h
4.27 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
popcntintrin.h
1.71 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
prfchwintrin.h
1.41 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
quadmath.h
8.87 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
quadmath_weak.h
3.07 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
rdseedintrin.h
1.97 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
rtmintrin.h
2.67 KB
12/04/2019 02:25:41 PM
rw-r--r--
📁
sanitizer
-
01/31/2023 12:30:35 PM
rwxr-xr-x
📄
sgxintrin.h
4.42 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
shaintrin.h
3.12 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
smmintrin.h
27.74 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdalign.h
1.18 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdarg.h
3.98 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdatomic.h
9.1 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdbool.h
1.49 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stddef.h
13.81 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdfix.h
5.86 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdint-gcc.h
9.24 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdint.h
328 bytes
12/04/2019 02:25:41 PM
rw-r--r--
📄
stdnoreturn.h
1.11 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
tbmintrin.h
5.12 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
tmmintrin.h
8.15 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
unwind.h
10.47 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
varargs.h
139 bytes
12/04/2019 02:25:41 PM
rw-r--r--
📄
wmmintrin.h
4.48 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
x86intrin.h
2.01 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xmmintrin.h
41.22 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xopintrin.h
27.9 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xsavecintrin.h
1.78 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xsaveintrin.h
2.14 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xsaveoptintrin.h
1.86 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xsavesintrin.h
2.11 KB
12/04/2019 02:25:41 PM
rw-r--r--
📄
xtestintrin.h
1.65 KB
12/04/2019 02:25:41 PM
rw-r--r--
Editing: ia32intrin.h
Close
/* Copyright (C) 2009-2017 Free Software Foundation, Inc. This file is part of GCC. GCC is free software; you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation; either version 3, or (at your option) any later version. GCC is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. Under Section 7 of GPL version 3, you are granted additional permissions described in the GCC Runtime Library Exception, version 3.1, as published by the Free Software Foundation. You should have received a copy of the GNU General Public License and a copy of the GCC Runtime Library Exception along with this program; see the files COPYING3 and COPYING.RUNTIME respectively. If not, see <http://www.gnu.org/licenses/>. */ #ifndef _X86INTRIN_H_INCLUDED # error "Never use <ia32intrin.h> directly; include <x86intrin.h> instead." #endif /* 32bit bsf */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsfd (int __X) { return __builtin_ctz (__X); } /* 32bit bsr */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsrd (int __X) { return __builtin_ia32_bsrsi (__X); } /* 32bit bswap */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bswapd (int __X) { return __builtin_bswap32 (__X); } #ifndef __iamcu__ #ifndef __SSE4_2__ #pragma GCC push_options #pragma GCC target("sse4.2") #define __DISABLE_SSE4_2__ #endif /* __SSE4_2__ */ /* 32bit accumulate CRC32 (polynomial 0x11EDC6F41) value. */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32b (unsigned int __C, unsigned char __V) { return __builtin_ia32_crc32qi (__C, __V); } extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32w (unsigned int __C, unsigned short __V) { return __builtin_ia32_crc32hi (__C, __V); } extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32d (unsigned int __C, unsigned int __V) { return __builtin_ia32_crc32si (__C, __V); } #ifdef __DISABLE_SSE4_2__ #undef __DISABLE_SSE4_2__ #pragma GCC pop_options #endif /* __DISABLE_SSE4_2__ */ #endif /* __iamcu__ */ /* 32bit popcnt */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __popcntd (unsigned int __X) { return __builtin_popcount (__X); } #ifndef __iamcu__ /* rdpmc */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rdpmc (int __S) { return __builtin_ia32_rdpmc (__S); } #endif /* __iamcu__ */ /* rdtsc */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rdtsc (void) { return __builtin_ia32_rdtsc (); } #ifndef __iamcu__ /* rdtscp */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rdtscp (unsigned int *__A) { return __builtin_ia32_rdtscp (__A); } #endif /* __iamcu__ */ /* 8bit rol */ extern __inline unsigned char __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rolb (unsigned char __X, int __C) { return __builtin_ia32_rolqi (__X, __C); } /* 16bit rol */ extern __inline unsigned short __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rolw (unsigned short __X, int __C) { return __builtin_ia32_rolhi (__X, __C); } /* 32bit rol */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rold (unsigned int __X, int __C) { return (__X << __C) | (__X >> (32 - __C)); } /* 8bit ror */ extern __inline unsigned char __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rorb (unsigned char __X, int __C) { return __builtin_ia32_rorqi (__X, __C); } /* 16bit ror */ extern __inline unsigned short __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rorw (unsigned short __X, int __C) { return __builtin_ia32_rorhi (__X, __C); } /* 32bit ror */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rord (unsigned int __X, int __C) { return (__X >> __C) | (__X << (32 - __C)); } /* Pause */ extern __inline void __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __pause (void) { __builtin_ia32_pause (); } #ifdef __x86_64__ /* 64bit bsf */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsfq (long long __X) { return __builtin_ctzll (__X); } /* 64bit bsr */ extern __inline int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bsrq (long long __X) { return __builtin_ia32_bsrdi (__X); } /* 64bit bswap */ extern __inline long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __bswapq (long long __X) { return __builtin_bswap64 (__X); } #ifndef __SSE4_2__ #pragma GCC push_options #pragma GCC target("sse4.2") #define __DISABLE_SSE4_2__ #endif /* __SSE4_2__ */ /* 64bit accumulate CRC32 (polynomial 0x11EDC6F41) value. */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __crc32q (unsigned long long __C, unsigned long long __V) { return __builtin_ia32_crc32di (__C, __V); } #ifdef __DISABLE_SSE4_2__ #undef __DISABLE_SSE4_2__ #pragma GCC pop_options #endif /* __DISABLE_SSE4_2__ */ /* 64bit popcnt */ extern __inline long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __popcntq (unsigned long long __X) { return __builtin_popcountll (__X); } /* 64bit rol */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rolq (unsigned long long __X, int __C) { return (__X << __C) | (__X >> (64 - __C)); } /* 64bit ror */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __rorq (unsigned long long __X, int __C) { return (__X >> __C) | (__X << (64 - __C)); } /* Read flags register */ extern __inline unsigned long long __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __readeflags (void) { return __builtin_ia32_readeflags_u64 (); } /* Write flags register */ extern __inline void __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __writeeflags (unsigned long long __X) { __builtin_ia32_writeeflags_u64 (__X); } #define _bswap64(a) __bswapq(a) #define _popcnt64(a) __popcntq(a) #else /* Read flags register */ extern __inline unsigned int __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __readeflags (void) { return __builtin_ia32_readeflags_u32 (); } /* Write flags register */ extern __inline void __attribute__((__gnu_inline__, __always_inline__, __artificial__)) __writeeflags (unsigned int __X) { __builtin_ia32_writeeflags_u32 (__X); } #endif /* On LP64 systems, longs are 64-bit. Use the appropriate rotate * function. */ #ifdef __LP64__ #define _lrotl(a,b) __rolq((a), (b)) #define _lrotr(a,b) __rorq((a), (b)) #else #define _lrotl(a,b) __rold((a), (b)) #define _lrotr(a,b) __rord((a), (b)) #endif #define _bit_scan_forward(a) __bsfd(a) #define _bit_scan_reverse(a) __bsrd(a) #define _bswap(a) __bswapd(a) #define _popcnt32(a) __popcntd(a) #ifndef __iamcu__ #define _rdpmc(a) __rdpmc(a) #define _rdtscp(a) __rdtscp(a) #endif /* __iamcu__ */ #define _rdtsc() __rdtsc() #define _rotwl(a,b) __rolw((a), (b)) #define _rotwr(a,b) __rorw((a), (b)) #define _rotl(a,b) __rold((a), (b)) #define _rotr(a,b) __rord((a), (b))